2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2002 Momentum Computer
|
|
|
|
* Author: mdharm@momenco.com
|
|
|
|
*
|
|
|
|
* arch/mips/momentum/ocelot_c/cpci-irq.c
|
|
|
|
* Interrupt routines for cpci. Interrupt numbers are assigned from
|
|
|
|
* CPCI_IRQ_BASE to CPCI_IRQ_BASE+8 (8 interrupt sources).
|
|
|
|
*
|
|
|
|
* Note that the high-level software will need to be careful about using
|
|
|
|
* these interrupts. If this board is asserting a cPCI interrupt, it will
|
|
|
|
* also see the asserted interrupt. Care must be taken to avoid an
|
|
|
|
* interrupt flood.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include "ocelot_c_fpga.h"
|
|
|
|
|
|
|
|
#define CPCI_IRQ_BASE 8
|
|
|
|
|
|
|
|
static inline int ls1bit8(unsigned int x)
|
|
|
|
{
|
|
|
|
int b = 7, s;
|
|
|
|
|
|
|
|
s = 4; if (((unsigned char)(x << 4)) == 0) s = 0; b -= s; x <<= s;
|
|
|
|
s = 2; if (((unsigned char)(x << 2)) == 0) s = 0; b -= s; x <<= s;
|
|
|
|
s = 1; if (((unsigned char)(x << 1)) == 0) s = 0; b -= s;
|
|
|
|
|
|
|
|
return b;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* mask off an interrupt -- 0 is enable, 1 is disable */
|
|
|
|
static inline void mask_cpci_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
value = OCELOT_FPGA_READ(INTMASK);
|
|
|
|
value |= 1 << (irq - CPCI_IRQ_BASE);
|
|
|
|
OCELOT_FPGA_WRITE(value, INTMASK);
|
|
|
|
|
|
|
|
/* read the value back to assure that it's really been written */
|
|
|
|
value = OCELOT_FPGA_READ(INTMASK);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* unmask an interrupt -- 0 is enable, 1 is disable */
|
|
|
|
static inline void unmask_cpci_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
value = OCELOT_FPGA_READ(INTMASK);
|
|
|
|
value &= ~(1 << (irq - CPCI_IRQ_BASE));
|
|
|
|
OCELOT_FPGA_WRITE(value, INTMASK);
|
|
|
|
|
|
|
|
/* read the value back to assure that it's really been written */
|
|
|
|
value = OCELOT_FPGA_READ(INTMASK);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt handler for interrupts coming from the FPGA chip.
|
|
|
|
* It could be built in ethernet ports etc...
|
|
|
|
*/
|
2006-10-08 02:44:33 +08:00
|
|
|
void ll_cpci_irq(void)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
unsigned int irq_src, irq_mask;
|
|
|
|
|
|
|
|
/* read the interrupt status registers */
|
|
|
|
irq_src = OCELOT_FPGA_READ(INTSTAT);
|
|
|
|
irq_mask = OCELOT_FPGA_READ(INTMASK);
|
|
|
|
|
|
|
|
/* mask for just the interrupts we want */
|
|
|
|
irq_src &= ~irq_mask;
|
|
|
|
|
2006-10-08 02:44:33 +08:00
|
|
|
do_IRQ(ls1bit8(irq_src) + CPCI_IRQ_BASE);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2006-07-02 21:41:42 +08:00
|
|
|
struct irq_chip cpci_irq_type = {
|
2005-02-28 21:39:57 +08:00
|
|
|
.typename = "CPCI/FPGA",
|
2006-11-02 01:08:36 +08:00
|
|
|
.ack = mask_cpci_irq,
|
|
|
|
.mask = mask_cpci_irq,
|
|
|
|
.mask_ack = mask_cpci_irq,
|
|
|
|
.unmask = unmask_cpci_irq,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
void cpci_irq_init(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2006-11-02 01:08:36 +08:00
|
|
|
for (i = CPCI_IRQ_BASE; i < (CPCI_IRQ_BASE + 8); i++)
|
2006-11-14 00:13:18 +08:00
|
|
|
set_irq_chip_and_handler(i, &cpci_irq_type, handle_level_irq);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|