linux-stable-rt/arch/ia64
Kenji Kaneshige a6cd6322d5 [IA64] Fix irq migration in multiple vector domain
Fix the problem that the following error message is sometimes displayed
at irq migration when vector domain is enabled.

    "Unexpected interrupt vector %d on CPU %d is not mapped to any IRQ!"

The cause of this problem is an interrupt is sent to the previous
target CPU after cleaning up vector to irq mapping table. To clean up
vector to irq map on the previous target CPU safty, change the irq
migration in multiple vector domain as follows. The original idea is
from x86 interrupt management code.

    - Delay vector to irq table cleanup until the interrupts are sent
      to new target CPUs. By this, it is ensured that target CPU is
      completely changed on the interrupt controller side.

    - Even after the interrupts are sent to new target CPUs, there can
      be pended interrupts remaining on the previous target CPU. So we
      need to delay clearning up vector to irq table until the pended
      interrupt is handled. For this, send IPI to the previous target
      CPU with lower priority vector and clean up vector to irq table
      in its handler.

This patch affects only to irq migration code with multiple vector
domain is enabled.

Signed-off-by: Kenji Kaneshige <kaneshige.kenji@jp.fujitsu.com>
Signed-off-by: Tony Luck <tony.luck@intel.com>
2008-03-04 14:16:20 -08:00
..
configs
dig
hp
ia32 [IA64] signal(ia64_ia32): add a signal stack overflow check 2008-03-04 14:11:22 -08:00
kernel [IA64] Fix irq migration in multiple vector domain 2008-03-04 14:16:20 -08:00
lib
mm
oprofile
pci Change pci_raw_ops to pci_raw_read/write 2008-02-10 12:52:46 -08:00
scripts
sn Change pci_raw_ops to pci_raw_read/write 2008-02-10 12:52:46 -08:00
Kconfig [IA64] CONFIG_SGI_SN2 - auto select NUMA and ACPI_NUMA 2008-03-04 14:04:11 -08:00
Kconfig.debug
Makefile
defconfig
install.sh
module.lds