204 lines
4.7 KiB
C
204 lines
4.7 KiB
C
/*
|
|
* Copyright (C) 2006 PA Semi, Inc
|
|
*
|
|
* Authors: Kip Walker, PA Semi
|
|
* Olof Johansson, PA Semi
|
|
*
|
|
* Maintained by: Olof Johansson <olof@lixom.net>
|
|
*
|
|
* Based on arch/powerpc/platforms/maple/pci.c
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
*/
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/pci.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/ppc-pci.h>
|
|
|
|
#define PA_PXP_CFA(bus, devfn, off) (((bus) << 20) | ((devfn) << 12) | (off))
|
|
|
|
#define CONFIG_OFFSET_VALID(off) ((off) < 4096)
|
|
|
|
static void volatile __iomem *pa_pxp_cfg_addr(struct pci_controller *hose,
|
|
u8 bus, u8 devfn, int offset)
|
|
{
|
|
return hose->cfg_data + PA_PXP_CFA(bus, devfn, offset);
|
|
}
|
|
|
|
static int pa_pxp_read_config(struct pci_bus *bus, unsigned int devfn,
|
|
int offset, int len, u32 *val)
|
|
{
|
|
struct pci_controller *hose;
|
|
void volatile __iomem *addr;
|
|
|
|
hose = pci_bus_to_host(bus);
|
|
if (!hose)
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
if (!CONFIG_OFFSET_VALID(offset))
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
addr = pa_pxp_cfg_addr(hose, bus->number, devfn, offset);
|
|
|
|
/*
|
|
* Note: the caller has already checked that offset is
|
|
* suitably aligned and that len is 1, 2 or 4.
|
|
*/
|
|
switch (len) {
|
|
case 1:
|
|
*val = in_8(addr);
|
|
break;
|
|
case 2:
|
|
*val = in_le16(addr);
|
|
break;
|
|
default:
|
|
*val = in_le32(addr);
|
|
break;
|
|
}
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
}
|
|
|
|
static int pa_pxp_write_config(struct pci_bus *bus, unsigned int devfn,
|
|
int offset, int len, u32 val)
|
|
{
|
|
struct pci_controller *hose;
|
|
void volatile __iomem *addr;
|
|
|
|
hose = pci_bus_to_host(bus);
|
|
if (!hose)
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
if (!CONFIG_OFFSET_VALID(offset))
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
addr = pa_pxp_cfg_addr(hose, bus->number, devfn, offset);
|
|
|
|
/*
|
|
* Note: the caller has already checked that offset is
|
|
* suitably aligned and that len is 1, 2 or 4.
|
|
*/
|
|
switch (len) {
|
|
case 1:
|
|
out_8(addr, val);
|
|
(void) in_8(addr);
|
|
break;
|
|
case 2:
|
|
out_le16(addr, val);
|
|
(void) in_le16(addr);
|
|
break;
|
|
default:
|
|
out_le32(addr, val);
|
|
(void) in_le32(addr);
|
|
break;
|
|
}
|
|
return PCIBIOS_SUCCESSFUL;
|
|
}
|
|
|
|
static struct pci_ops pa_pxp_ops = {
|
|
pa_pxp_read_config,
|
|
pa_pxp_write_config,
|
|
};
|
|
|
|
static void __init setup_pa_pxp(struct pci_controller *hose)
|
|
{
|
|
hose->ops = &pa_pxp_ops;
|
|
hose->cfg_data = ioremap(0xe0000000, 0x10000000);
|
|
}
|
|
|
|
static int __init add_bridge(struct device_node *dev)
|
|
{
|
|
struct pci_controller *hose;
|
|
|
|
pr_debug("Adding PCI host bridge %s\n", dev->full_name);
|
|
|
|
hose = pcibios_alloc_controller(dev);
|
|
if (!hose)
|
|
return -ENOMEM;
|
|
|
|
hose->first_busno = 0;
|
|
hose->last_busno = 0xff;
|
|
|
|
setup_pa_pxp(hose);
|
|
|
|
printk(KERN_INFO "Found PA-PXP PCI host bridge.\n");
|
|
|
|
/* Interpret the "ranges" property */
|
|
/* This also maps the I/O region and sets isa_io/mem_base */
|
|
pci_process_bridge_OF_ranges(hose, dev, 1);
|
|
pci_setup_phb_io(hose, 1);
|
|
|
|
return 0;
|
|
}
|
|
|
|
|
|
static void __init pas_fixup_phb_resources(void)
|
|
{
|
|
struct pci_controller *hose, *tmp;
|
|
|
|
list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
|
|
unsigned long offset = (unsigned long)hose->io_base_virt - pci_io_base;
|
|
hose->io_resource.start += offset;
|
|
hose->io_resource.end += offset;
|
|
printk(KERN_INFO "PCI Host %d, io start: %lx; io end: %lx\n",
|
|
hose->global_number,
|
|
hose->io_resource.start, hose->io_resource.end);
|
|
}
|
|
}
|
|
|
|
|
|
void __devinit pas_pci_irq_fixup(struct pci_dev *dev)
|
|
{
|
|
/* DMA is special, 84 interrupts (128 -> 211), all but 128
|
|
* need to be mapped by hand here.
|
|
*/
|
|
if (dev->vendor == 0x1959 && dev->device == 0xa007) {
|
|
int i;
|
|
for (i = 129; i < 212; i++)
|
|
irq_create_mapping(NULL, i);
|
|
}
|
|
}
|
|
|
|
|
|
void __init pas_pci_init(void)
|
|
{
|
|
struct device_node *np, *root;
|
|
|
|
root = of_find_node_by_path("/");
|
|
if (!root) {
|
|
printk(KERN_CRIT "pas_pci_init: can't find root "
|
|
"of device tree\n");
|
|
return;
|
|
}
|
|
|
|
for (np = NULL; (np = of_get_next_child(root, np)) != NULL;)
|
|
if (np->name && !strcmp(np->name, "pxp") && !add_bridge(np))
|
|
of_node_get(np);
|
|
|
|
of_node_put(root);
|
|
|
|
pas_fixup_phb_resources();
|
|
|
|
/* Setup the linkage between OF nodes and PHBs */
|
|
pci_devs_phb_init();
|
|
|
|
/* Use the common resource allocation mechanism */
|
|
pci_probe_only = 1;
|
|
}
|