2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2008-08-05 23:14:15 +08:00
|
|
|
* arch/arm/mach-ixp4xx/include/mach/system.h
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* Copyright (C) 2002 Intel Corporation.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2008-08-05 23:14:15 +08:00
|
|
|
#include <mach/hardware.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
static inline void arch_idle(void)
|
|
|
|
{
|
2009-09-11 06:56:54 +08:00
|
|
|
/* ixp4xx does not implement the XScale PWRMODE register,
|
|
|
|
* so it must not call cpu_do_idle() here.
|
|
|
|
*/
|
2005-04-17 06:20:36 +08:00
|
|
|
#if 0
|
2009-09-11 06:56:54 +08:00
|
|
|
cpu_do_idle();
|
2005-04-17 06:20:36 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-03-20 00:20:24 +08:00
|
|
|
static inline void arch_reset(char mode, const char *cmd)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
if ( 1 && mode == 's') {
|
|
|
|
/* Jump into ROM at address 0 */
|
|
|
|
cpu_reset(0);
|
|
|
|
} else {
|
|
|
|
/* Use on-chip reset capability */
|
|
|
|
|
|
|
|
/* set the "key" register to enable access to
|
|
|
|
* "timer" and "enable" registers
|
|
|
|
*/
|
|
|
|
*IXP4XX_OSWK = IXP4XX_WDT_KEY;
|
|
|
|
|
|
|
|
/* write 0 to the timer register for an immediate reset */
|
|
|
|
*IXP4XX_OSWT = 0;
|
|
|
|
|
|
|
|
*IXP4XX_OSWE = IXP4XX_WDT_RESET_ENABLE | IXP4XX_WDT_COUNT_ENABLE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|