2018-12-28 16:31:53 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0
|
|
|
|
*
|
2005-04-17 06:20:36 +08:00
|
|
|
* include/asm-sh/cpu-sh4/sq.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2001, 2002, 2003 Paul Mundt
|
|
|
|
* Copyright (C) 2001, 2002 M. R. Brown
|
|
|
|
*/
|
|
|
|
#ifndef __ASM_CPU_SH4_SQ_H
|
|
|
|
#define __ASM_CPU_SH4_SQ_H
|
|
|
|
|
|
|
|
#include <asm/addrspace.h>
|
2010-02-17 12:23:00 +08:00
|
|
|
#include <asm/page.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Store queues range from e0000000-e3fffffc, allowing approx. 64MB to be
|
|
|
|
* mapped to any physical address space. Since data is written (and aligned)
|
|
|
|
* to 32-byte boundaries, we need to be sure that all allocations are aligned.
|
2006-09-27 14:49:57 +08:00
|
|
|
*/
|
2005-04-17 06:20:36 +08:00
|
|
|
#define SQ_SIZE 32
|
|
|
|
#define SQ_ALIGN_MASK (~(SQ_SIZE - 1))
|
|
|
|
#define SQ_ALIGN(addr) (((addr)+SQ_SIZE-1) & SQ_ALIGN_MASK)
|
|
|
|
|
|
|
|
#define SQ_QACR0 (P4SEG_REG_BASE + 0x38)
|
|
|
|
#define SQ_QACR1 (P4SEG_REG_BASE + 0x3c)
|
|
|
|
#define SQ_ADDRMAX (P4SEG_STORE_QUE + 0x04000000)
|
|
|
|
|
|
|
|
/* arch/sh/kernel/cpu/sh4/sq.c */
|
2006-09-27 14:49:57 +08:00
|
|
|
unsigned long sq_remap(unsigned long phys, unsigned int size,
|
2010-02-17 12:23:00 +08:00
|
|
|
const char *name, pgprot_t prot);
|
2006-09-27 14:49:57 +08:00
|
|
|
void sq_unmap(unsigned long vaddr);
|
|
|
|
void sq_flush_range(unsigned long start, unsigned int len);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#endif /* __ASM_CPU_SH4_SQ_H */
|