original_kernel/include/asm-arm/arch-orion5x
Ke Wei 1219715de7 [ARM] Orion: add a separate BRIDGE_INT_TIMER1_CLR define
Some Feroceon-based SoCs have an MBUS bridge interrupt controller
that requires writing a one instead of a zero to clear edge
interrupt sources such as timer expiry.

This patch adds a new BRIDGE_INT_TIMER1_CLR define, which platform
code can set to either ~BRIDGE_INT_TIMER1 (write-zero-to-clear) or
BRIDGE_INT_TIMER1 (write-one-to-clear) depending on the platform.

Signed-off-by: Lennert Buytenhek <buytenh@marvell.com>
2008-06-22 22:45:01 +02:00
..
debug-macro.S
dma.h
entry-macro.S Orion: orion -> orion5x rename 2008-03-27 14:51:41 -04:00
gpio.h
hardware.h
io.h [ARM] Orion: nuke orion5x_{read,write} 2008-06-22 22:44:57 +02:00
irqs.h
memory.h
orion5x.h [ARM] Orion: add a separate BRIDGE_INT_TIMER1_CLR define 2008-06-22 22:45:01 +02:00
system.h
timex.h
uncompress.h [ARM] Orion: use linux/serial_reg.h for Orion uncompress.h 2008-06-22 22:44:56 +02:00
vmalloc.h