original_kernel/arch/blackfin/kernel
Graf Yang 5bc6e3cfe6 Blackfin: add CPLB entries for Core B on-chip L1 SRAM regions
The Blackfin SMP port was missing CPLB entries for Core B on-chip L1 SRAM
regions.  Any code that attempted to use these would wrongly crash due to
a CPLB miss.

Signed-off-by: Graf Yang <graf.yang@analog.com>
Signed-off-by: Mike Frysinger <vapier@gentoo.org>
2009-07-16 01:52:51 -04:00
..
cplb-mpu
cplb-nompu Blackfin: add CPLB entries for Core B on-chip L1 SRAM regions 2009-07-16 01:52:51 -04:00
.gitignore
Makefile
asm-offsets.c
bfin_dma_5xx.c Blackfin: fix early_dma_memcpy() handling of busy channels 2009-07-16 01:52:26 -04:00
bfin_gpio.c Blackfin: fix bugs in GPIO resume code 2009-07-16 01:52:42 -04:00
bfin_ksyms.c
cplbinfo.c
dma-mapping.c
early_printk.c
entry.S
fixed_code.S
flat.c
ftrace-entry.S
ftrace.c
gptimers.c
init_task.c
ipipe.c
irqchip.c
kgdb.c
kgdb_test.c
module.c
process.c Blackfin: handle BF561 Core B memory regions better when SMP=n 2009-07-16 01:52:24 -04:00
ptrace.c
reboot.c
setup.c Blackfin: drop per-cpu loops_per_jiffy tracking 2009-07-16 01:52:44 -04:00
signal.c
stacktrace.c
sys_bfin.c
time-ts.c
time.c
traps.c Blackfin: work around anomaly 05000189 2009-07-16 01:52:48 -04:00
vmlinux.lds.S